CrawlJobs Logo

Staff Engineer, ASIC Development Engineering (STA)

sandisk.com Logo

Sandisk

Location Icon

Location:
India , Bengaluru

Category Icon

Job Type Icon

Contract Type:
Not provided

Salary Icon

Salary:

Not provided

Job Description:

We are seeking a highly skilled and experienced Staff Engineer for our Static Timing Analysis (STA) function. The successful candidate will be part to a team of talented engineers responsible for ensuring the timing performance and integrity of our complex semiconductor designs. This role requires a deep understanding of STA methodologies, leadership skills, and a strategic vision to drive continuous improvement in our timing analysis processes.

Job Responsibility:

  • Own Subsystem level STA , providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team

Requirements:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus , Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
  • Experience with advanced process nodes (e.g., 7nm, 5nm) is highly desirable

Nice to have:

Experience with advanced process nodes (e.g., 7nm, 5nm)

Additional Information:

Job Posted:
January 04, 2026

Employment Type:
Fulltime
Work Type:
On-site work
Job Link Share:

Looking for more opportunities? Search for other job offers that match your skills and interests.

Briefcase Icon

Similar Jobs for Staff Engineer, ASIC Development Engineering (STA)

Asic Engineer Sr Staff

Hewlett Packard Enterprise is seeking a seasoned Design-for-Test (DFT) Engineer ...
Location
Location
United States , San Jose
Salary
Salary:
148000.00 - 340500.00 USD / Year
https://www.hpe.com/ Logo
Hewlett Packard Enterprise
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • 10+ years of hands-on DFT experience in ASIC design, preferably in networking or high-speed digital domains
  • deep understanding of fault models: stuck-at, transition, path-delay
  • expertise in scan compression, ATPG, and MBIST architecture
  • experience with Siemens Tessent tools: SSN, JTAG, IJTAG, MBIST, and memory repair
  • proficiency with Synopsys tools: DFT Compiler, DFTMAX, Tetramax, Design Compiler
  • simulation experience with Synopsys VCS and Cadence NC-Verilog
  • timing analysis using PrimeTime and Cadence Tempus
  • able to define test constraints and review STA reports to ensure timing closure in test modes
  • debugging with waveform tools such as Novas and SimVision
  • familiarity with ATE pattern formats (STIL, WGL) and JTAG SVF
Job Responsibility
Job Responsibility
  • define and implement DFT architecture for high-performance networking ASICs at 3nm and beyond
  • collaborate with RTL and physical design teams to integrate scan, compression, boundary scan, and MBIST features
  • develop and validate ATPG patterns for stuck-at, transition, and path-delay fault models
  • analyze and resolve DFT-related issues including ATPG DRC violations, simulation mismatches, and timing violations
  • apply test constraints and perform STA analysis to ensure timing closure in test modes
  • support silicon bring-up and ATE pattern validation using industry-standard formats (STIL, WGL, SVF)
  • conduct silicon failure analysis and contribute to system-level debug and yield improvement
  • automate DFT flows and analysis using scripting languages such as Perl and Tcl.
What we offer
What we offer
  • health & wellbeing
  • personal & professional development
  • unconditional inclusion
  • competitive compensation, benefits, and career growth opportunities.
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (STA)

We are seeking a highly skilled and experienced Staff Engineer for our Static Ti...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus, Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
Job Responsibility
Job Responsibility
  • Own Subsystem level STA, providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (STA, PNR and Timing)

We are seeking a highly skilled and experienced Staff Engineer for our Static Ti...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field
  • A minimum of 5 years of experience in Static Timing Analysis
  • Proven track record of successfully executing STA
  • In-depth knowledge of STA tools (e.g., Synopsys PrimeTime, Cadence Tempus , Constraints Manager) and methodologies
  • Strong understanding of digital design principles, physical design, and semiconductor fabrication processes
  • Excellent problem-solving skills and the ability to think strategically and analytically
  • Exceptional communication and interpersonal skills, with the ability to effectively collaborate with cross-functional teams and stakeholders
  • Ability to prioritize tasks and manage multiple project work simultaneously
  • A proactive, results-oriented mindset with a passion for innovation and continuous improvement
  • Experience with advanced process nodes (e.g., 7nm, 5nm) is highly desirable
Job Responsibility
Job Responsibility
  • Own Subsystem level STA , providing direction and guidance to PnR team for Timing closure & Synthesis report analysis
  • Work with IP & Design team for Timing constraints Development & Review activities
  • Develop and implement advanced STA methodologies and strategies to meet the timing closure requirements of complex IC designs
  • Collaborate with cross-functional teams, including design, verification, physical design, and DFT, to ensure seamless integration and optimal timing performance
  • Drive the development and maintenance of STA scripts and tools to automate and streamline timing analysis processes
  • Conduct thorough timing analysis, identify critical paths, and develop strategies to mitigate timing violations and improve overall design performance
  • Stay abreast of industry trends and emerging technologies in STA and related fields, and incorporate best practices into the team’s workflow
  • Prepare and present detailed timing reports and technical documentation to stakeholders
  • Foster a culture of innovation, collaboration, and continuous improvement within the STA team
  • Fulltime
Read More
Arrow Right

Staff Engineer, ASIC Development Engineering (FPGA-RTL Design)

The FPGA design team, part of the (VHS) group is responsible for developing a wi...
Location
Location
India , Bengaluru
Salary
Salary:
Not provided
sandisk.com Logo
Sandisk
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • B.Tech/M.Tech in Electrical Engineering, Computer Engineering, or equivalent
  • 5 to 7 years of hands-on experience in RTL logic design
  • Strong SystemVerilog expertise
  • SV/UVM-based simulation knowledge is a plus
  • Experience in multi-clock, high-frequency, and high-performance digital designs
  • Familiarity with synthesis, STA, and optimization flows
  • FPGA development experience (Vivado / Synplify) is an advantage
  • Simulation and verification experience using NCSim, VCS, or equivalent tools
  • Knowledge of standard storage interfaces such as eMMC or UFS is a strong advantage
  • Scripting experience with Python/Perl for automation
Job Responsibility
Job Responsibility
  • Complex logic blocks & IPs design
  • Work in a multi-disciplinary environment with a variety of complex interfaces
  • Fulltime
Read More
Arrow Right
New

Healthcare Assistant & Lead Healthcare Assistant

Are you passionate about supporting older people and making a meaningful differe...
Location
Location
Ireland , Cork
Salary
Salary:
Not provided
jobs.360resourcing.co.uk Logo
360 Resourcing Solutions
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Experience in elderly care is desirable but not essential (training may be provided)
  • QQI Level 5 in Healthcare Support or equivalent is an advantage
  • A caring, patient and respectful approach to supporting older people
  • Ability to work flexible shifts including days, nights, and weekends
  • Strong commitment to resident safety, dignity and wellbeing
  • Applicants must have legal entitlement to work in Ireland
Job Responsibility
Job Responsibility
  • Deliver person-centred care to residents with dignity and respect
  • Support residents with activities of daily living where required
  • Encourage independence and social engagement
  • Maintain a clean, safe and comfortable living environment
  • Build positive relationships with residents, families, and colleagues
  • Follow all health, safety and safeguarding procedures
  • Assist with compliance processes, inspections, and quality standards
  • Lead Healthcare Assistants will also assist in guiding care teams, supporting best practice, and helping maintain high standards of care delivery
What we offer
What we offer
  • Flexible working hours to support work–life balance
  • Local employment opportunities within the Douglas, Cork area
  • Competitive rates of pay in line with experience and role
  • Supportive team environment with ongoing training and development
  • Employee wellbeing initiatives
  • Uniform provided
  • Free on-site parking
  • Meals provided while on duty
Read More
Arrow Right
New

Bakery Team Member

Join us to "Change Hospitality For Good". Here at the Cornish Bakery, we want to...
Location
Location
United Kingdom , Falmouth
Salary
Salary:
8.05 - 12.80 GBP / Hour
jobs.360resourcing.co.uk Logo
360 Resourcing Solutions
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Eligible to live and work in the UK
Job Responsibility
Job Responsibility
  • Make the World’s Best Coffee
  • Deliver Outstanding Customer Service
  • Prepare Award Winning Food
  • Maintain High standards within the Bakery
  • Be part of a Team who strive to Aim Higher at all times
What we offer
What we offer
  • 50% discount on food and drink
  • Pasty Perks – bespoke reward system offering discounts and savings on favourite brands
  • Financial well-being benefit through Stream – save directly from wages into a high interest savings account or access wages before pay-day
  • Employer funded health and wellbeing services with access to a 24/7 GP line, Employee Assistance Program and discounted gym memberships
  • Paid birthday day off
  • Member of the shareholder fund (service dependent)
  • Team social events with in-bakery incentives
  • Up to 28 days of holiday (including bank holidays), pro rata if necessary
Read More
Arrow Right
New

Housekeeping Assistant

In Glasgow's prestigious West End, Kelvinside Manor provides luxurious accommoda...
Location
Location
United Kingdom , Glasgow
Salary
Salary:
12.27 GBP / Hour
jobs.360resourcing.co.uk Logo
360 Resourcing Solutions
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Experience from a housekeeping or domestic cleaning role
  • Basic understanding of infection control, COSHH, and compliance standards
  • Ability to follow instructions and cleaning schedules
  • Ability to report issues
  • Ability to work well with others in a professional and courteous manner
  • Pride in your work, attention to detail, time management, and respectful communication
  • Ability to work well as part of a team or on your own
  • Demonstrating a kind and caring nature to all within the care home
  • Satisfactory references
  • Disclosure Scotland Scheme Membership (PVG)
Job Responsibility
Job Responsibility
  • Maintaining the highest levels of cleanliness in public areas and bedrooms within the home
  • Responsible for the wash, dry, iron and put away of laundry
  • Ensuring that our residents' care home facilities, public areas and rooms are maintained to the highest cleaning standards
  • Replenish and maintain supplies in both resident rooms and common areas
  • Communicate effectively with residents and colleagues to address needs and concerns
What we offer
What we offer
  • Competitive benefits
  • Overtime rates
  • Flexible working hours considered
  • Parttime
Read More
Arrow Right
New

Product Manager - Observability AIOps

We are looking for a Product Manager - Observability AIOps to lead the strategy,...
Location
Location
Salary
Salary:
Not provided
coca-colahellenic.com Logo
Coca-Cola HBC
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor’s or Master’s in Computer Science, IT, or related field
  • 5+ years in Observability and AIOps within hybrid, complex environments
  • Strong knowledge of FSO (APM, logs, traces, RUM), SLI/SLOs, and service topology
  • Hands on with Dynatrace or similar smart observability (i.e. Datadog, Splunk, New Relic) and AIOps engines (correlation, deduplication, anomaly detection, auto remediation)
  • Experience integrating with ServiceNow, SAP, CI/CD pipelines, cloud services (Azure, AWS, GCP), and automation platforms
  • Solid understanding of modern application architectures, networks, databases, and infrastructure
  • Excellent communication and stakeholder management skills
  • Fluent in English
Job Responsibility
Job Responsibility
  • Define and execute the product vision and roadmap for Observability and AIOps, aligned with company objectives
  • Develop capabilities across metrics, logs, traces, RUM/synthetics, topology, and AI driven insights (anomaly detection, forecasting, correlation)
  • Prioritize features that enhance reliability, reduce MTTR, automate L1/L2 tasks, and improve customer experience
  • Collaborate with engineering, platform teams, and partners to ensure effective instrumentation, intelligent alerting, and automated workflows
  • Integrate Observability with ServiceNow, CI/CD, cloud platforms, and business processes to streamline operations
  • Leverage analytics to detect issues proactively, reduce noise, and optimize performance and resource usage
  • Champion an observability first and automation driven culture across teams
What we offer
What we offer
  • Coaching and mentoring programs
  • Development opportunities
  • Equal opportunity employer
  • IT Equipment
  • Work with iconic brands
  • Supportive team
Read More
Arrow Right