CrawlJobs Logo

Silicon Engineer

https://www.microsoft.com/ Logo

Microsoft Corporation

Location Icon

Location:
United States , Raleigh

Category Icon

Job Type Icon

Contract Type:
Not provided

Salary Icon

Salary:

100600.00 - 199000.00 USD / Year

Job Description:

Microsoft Silicon, Cloud Hardware, and Infrastructure Engineering (SCHIE) is the team behind Microsoft’s expanding Cloud Infrastructure and responsible for powering Microsoft’s “Intelligent Cloud” mission. SCHIE delivers the core infrastructure and foundational technologies for Microsoft's over 200 online businesses including Bing, MSN, Office 365, Xbox Live, Teams, OneDrive, and the Microsoft Azure platform globally with our server and data center infrastructure, security and compliance, operations, globalization, and manageability solutions. Our focus is on smart growth, high efficiency, and delivering a trusted experience to customers and partners worldwide and we are looking for passionate engineers to help achieve that mission. The Compute Silicon & Manufacturing Engineering (CSME) organization within SCHIE is responsible for design, development, manufacturing and packaging of Microsoft's state-of-the-art computer chips, notably the Azure Cobalt. Our solutions provide sustainable strategic advantage to Microsoft and enable our customers to achieve more. As Microsoft's cloud business continues to grow the ability to deploy new offerings and hardware infrastructure on time, in high volume with high quality and lowest cost is of paramount importance. To achieve this goal, the Compute Silicon and Manufacturing Organization (CSME) team is instrumental in defining and delivering operational measures of success for hardware manufacturing, improving the planning process, quality, delivery, scale and sustainability related to Microsoft cloud hardware. We are looking for seasoned engineers with a dedicated passion for customer focused solutions, insight and industry knowledge to envision and implement future technical solutions that will manage and optimize the Cloud infrastructure. We are looking for a Fabric Interconnect Design Verification Engineer to join the team.

Job Responsibility:

  • Own verification of complex flows at Fabric Interconnect or at block level
  • Learn about the design and interact with partner teams to define verification strategies and test plans
  • Develop UVM-based verification environments and run and debug simulations to drive quality
  • Apply random-stimulus and coverage-based techniques to find bugs and meet test plan goals
  • Innovate to improve verification efficiency through methodologies or tools
  • Apply industry leading generative AI solutions to verification work
  • Coach and mentor others in your areas of expertise
  • Demonstrate Microsoft core values: Customer Focus, Adaptability, Collaboration, Growth Mindset, Drive for Results, Influence for Impact, Judgement, and Diversity & Inclusion

Requirements:

  • Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 1+ year(s) technical engineering experience OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 2+ years technical engineering experience OR equivalent experience
  • 2+ years of pre-silicon subsystem or IP verification experience
  • Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include but are not limited to the following specialized security screenings: Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud Background Check upon hire/transfer and every two years thereafter
  • This role will require access to information that is controlled for export under export control regulations, potentially under the U.S. International Traffic in Arms Regulations or Export Administration Regulations, the EU Dual Use Regulation, and/or other export control regulations. As a condition of employment, the successful candidate will be required to provide either proof of their country of citizenship or proof of their US. residency or other protected status (e.g., under 8 U.S.C. 1324b(a)(3)) for assessment of eligibility to access the export-controlled information. To meet this legal requirement, and as a condition of employment, the successful candidate’s citizenship will be verified with a valid passport. Lawful permanent residents, refugees, and asylees may verify status using other documents, where applicable.

Nice to have:

  • Demonstrated experience in verifying designs that utilize Coherent Hub Interface (CHI) and Advanced Microcontroller Bus Architecture (AMBA) protocols
  • Understanding of cache coherency architectures and microarchitectures
  • Experience with verification for a full product cycle from definition to silicon, including writing test plans, developing tests, debugging failures and coverage signoff
  • Experience creating, maintaining, or integrating test benches, checkers and stimulus using Universal Verification Methodology (UVM), System Verilog Test Bench (SVTB), and optionally Python based post-processing checking
  • Aptitude for writing scripts/software with industry standard languages like Python
  • Experience applying generative AI to day-to-day tasks
  • Doctorate in Electrical Engineering, Computer Engineering, Computer Science, or related field OR Master's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience OR Bachelor's Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 5+ years technical engineering experience OR equivalent experience.

Additional Information:

Job Posted:
February 13, 2026

Employment Type:
Fulltime
Work Type:
Hybrid work
Job Link Share:

Looking for more opportunities? Search for other job offers that match your skills and interests.

Briefcase Icon

Similar Jobs for Silicon Engineer

Manager Silicon Design Engineering

AMD seeks a passionate, collaborative leader with strong technical skills and th...
Location
Location
Malaysia , Penang
Salary
Salary:
Not provided
amd.com Logo
AMD
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • 10 to 15 years of experience in digital ASIC/SOC design verification
  • 4 to 5 years manager experiences on ASIC/SOC design and verification
  • Experience working with a distributed team
  • Strong mentoring and coaching skills
  • Proven experience managing and leading engineering teams
  • Prior experience in optimizing performance (client, server, system, or embedded)
  • Strong system and software engineering background
  • Strong communications skills
  • Strong analytic and problem-solving skills
  • Must be a self-starter and self-motivated
Job Responsibility
Job Responsibility
  • Lead a high-performance engineering team
  • Form a team and nurture talents
  • Lead team, meet schedule commitments and provide strong support to various SoC
  • Collaborate with multi-functional leaders to drive AMD's success
Read More
Arrow Right

Silicon Design Engineer

This position requires a deep understanding of device physics, components design...
Location
Location
Taiwan , Hsinchu
Salary
Salary:
Not provided
amd.com Logo
AMD
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelors degree in engineering or physical science, preferably with advanced degree (MS or PhD)
  • Working experience in baseband and RF component design and modeling
  • Proficiency in industry-standard EDA tools including Cadence Virtuoso, Spectre, and HSPICE
  • Strong background in SPICE modeling and QA for semiconductor devices
  • Familiar with foundry PDKs, parasitic extraction, and physical verification flows
  • Experience with EM simulation and modeling tools such as HFSS, EMX and ICCAP
  • Working knowledge of FinFET and GAA technologies at 3nm, 2nm, and beyond
Job Responsibility
Job Responsibility
  • Perform device characterization, SPICE modeling and simulation support to FPGA product design
  • Responsible for design, optimize, and validate baseband and RF components in advanced CMOS nodes
  • Perform schematic design and simulations using Cadence Virtuoso, Spectre, and HSPICE
  • Guide and review layout implementation to ensure optimal device performance and manufacturability
  • Analyze silicon measurement data and correlate with simulation models to enhance design accuracy
  • Conduct SPICE and EM modeling using tools such as ICCAP, HFSS or EMX
  • Explore and evaluate stacked-die and 3DIC technologies, including simulation, modeling and layout consideration for heterogeneous integration
  • Collaborate with foundry and internal teams to utilize and validate PDKs, perform parasitic extraction, and ensure physical verification compliance
Read More
Arrow Right

Silicon Design Engineer

CIT (Chiplet Interconnect Technology) tam delivers industry leading high-perform...
Location
Location
China , Shanghai
Salary
Salary:
Not provided
amd.com Logo
AMD
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Bachelor or MS in EE, ME, CS or related
  • 10+ years of DV experience
  • Expertise in UVM
  • Highly motivated, innovative individual with a keen interest in finding and resolving issues
  • Good written and oral English skills
  • Good communication skills
  • Formal verification experience is a plus
Job Responsibility
Job Responsibility
  • Create test plans and host the review with all stakeholders
  • Work on CIT IP module and subsystem level verification
  • Perform regression/sanity maintain and debug
  • Support IP deployment in SOC
  • Support IP bring up on silicon
Read More
Arrow Right

Silicon Design Engineer

Be part of AMD IO IP team, joining IP design work on host controller IP for the ...
Location
Location
Taiwan , Hsinchu; Taipei
Salary
Salary:
Not provided
amd.com Logo
AMD
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Expert in Static Timing Analysis, familiar with DC, PT, GCA, and commands, worked in timing closure tasks with high clock frequency
  • Expert in Verilog RTL design on large-scale digital IP
  • Good English communication, presentation, and documentation
  • Work is performed with limited supervision. Strong sense of task scheduling and delivering on time as predetermined milestones committed to the manager
  • Can solve complex, novel, and non-recurring problems
  • Major in EE, CS or related, Master Degree or Bachelor with solid working experiences
Job Responsibility
Job Responsibility
  • Takes part in host controller development based on architectural requirements for next-generation IO
  • Works on STA tasks such as defining clock architecture, creating SDC and exceptions, and analyzing timing reports
  • Works on RTL code development for IP blocks in Verilog HDL to ensure functionality is correct and reusable for multiple product lines
  • Deals with complex problems in both STA and RTL
  • Makes technical decisions
  • Coaches and mentors junior staff
Read More
Arrow Right

Photonics Engineering Post-doc

The Large Scale Integrated Photonics Lab (LSIP) at Hewlett-Packard Labs is curre...
Location
Location
United States , Santa Barbara
Salary
Salary:
45.50 - 72.00 USD / Hour
https://www.hpe.com/ Logo
Hewlett Packard Enterprise
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • PhD in Physics, Engineering or equivalent with experience in integrated photonics
  • Cleanroom experience in nanophotonic device fabrication
  • Hands-on experience with fabricating thin film lithium niobate photonic devices is preferred
  • Experience with the design of photonics devices
  • Testing of photonic devices
  • Squeezed-light generation and detection
Job Responsibility
Job Responsibility
  • Conduct innovative research in integrated photonics on various material platforms including silicon and lithium niobate thin films
  • Heterogeneous integration of III-V functional devices on integrated photonics platforms
  • Design, fabrication, and testing of devices for various applications including data communication, sensing and non-classical measurements
What we offer
What we offer
  • Health & Wellbeing
  • Personal & Professional Development
  • Unconditional Inclusion
  • Fulltime
Read More
Arrow Right

Senior Photonics Design Engineer

As a Photonic Design Engineer at Salience Labs, you will play a crucial role in ...
Location
Location
United Kingdom , Oxford
Salary
Salary:
Not provided
saliencelabs.ai Logo
Salience Labs
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • Master’s degree in physics, photonics, electrical engineering, or optical engineering, with 5+ years of relevant experience (Ph.D. preferred)
  • Strong understanding of waveguide optics, integrated photonic devices, and semiconductor physics
  • Knowledge of silicon photonic components, with an understanding of their trade-offs
  • Experience in modelling and simulating integrated photonic devices, using both commercial software and analytical approaches
  • Excellent communication skills, critical thinking, and self-motivation
Job Responsibility
Job Responsibility
  • Designing and modelling passive and active silicon photonic devices and integrated photonic systems, including III-V's
  • Prototyping novel photonic components and architectures, designing suitable test structures, and validating experimental results against simulations
  • Using simulation and experimental data to evaluate device performance and guide engineering decisions
  • Working with the architecture team to develop system-level models for photonic integration
  • Supporting hardware and software teams to ensure alignment with system-level performance goals
  • Collaborating with component test engineers to design experiments and analyse results
  • Helping create and maintain the codebase for photonics component layout in GDS format
  • Partnering with manufacturing teams to optimise and transition designs into volume production
  • Contributing to intellectual property development, including filing patents for novel innovations
Read More
Arrow Right

Silicon Photonics Research Scientist

The Large-Scale Integrated Photonics Laboratory at Hewlett Packard Labs has an i...
Location
Location
United States , Milpitas
Salary
Salary:
101900.00 - 234500.00 USD / Year
https://www.hpe.com/ Logo
Hewlett Packard Enterprise
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • PhD in Physics, Electrical Engineering, or Materials
  • 1 to 5 years of hands-on experience in integrated photonics research
  • experience with the design of photonics devices
  • experience with testing and evaluation of photonics devices
  • good written and verbal communication skills for technical reporting and problem solving.
Job Responsibility
Job Responsibility
  • Conception and design of photonic devices such as photodetectors, modulators, and passive devices
  • expertise in the test and measurement of active and passive photonic devices
  • dissemination of results through peer-reviewed journals and conferences.
What we offer
What we offer
  • Comprehensive suite of health and wellbeing benefits
  • programs for personal and professional development
  • inclusive and flexible work environment.
  • Fulltime
Read More
Arrow Right

Lead Test Development Engineer

Lead the definition and implementation of manufacturing test solutions, developi...
Location
Location
United States , Santa Clara
Salary
Salary:
Not provided
achronix.com Logo
Achronix Semiconductor
Expiration Date
Until further notice
Flip Icon
Requirements
Requirements
  • 10+ years of experience in DFT, testing, or silicon validation
  • Solid understanding of scan insertion, ATPG, MBIST, and fault models
  • Experience with Synopsys TestMax, Siemens Tessent, and similar DFT EDA tools
  • Proficiency with JTAG, boundary scan, and related IEEE standards (1149.1, 1149.6)
  • Hands-on experience with ATPG, MBIST and functional pattern generation, simulation, and verification
  • Familiarity with script-based test case generators and industry-standard test pattern formats (WGL, STIL)
  • Proficiency in scripting languages (Python, Perl, or Tcl)
  • Strong debugging and problem-solving skills for silicon and test issues
Job Responsibility
Job Responsibility
  • Define and implement DFT architecture (scan, boundary scan, MBIST)
  • Collaborate with design and physical design teams to ensure integration and verification of DFT features
  • Design and implement test mode controls and access mechanisms
  • Generate and validate ATPG patterns for various fault types
  • Generate test cases targeting specific FPGA blocks and IP
  • Work with IP vendors to integrate testing solutions for external memory interfaces and high-speed I/O
  • Perform fault coverage analysis and implement improvements
  • Conduct gate-level simulations with test patterns
  • Perform silicon test pattern bring-up, validation, and debugging on lab bench and ATE platforms
  • Implement and debug scan, BIST, and functional tests on production testers
  • Fulltime
Read More
Arrow Right